## VLSI LAB Experiment-6 AND, OR, & XOR Gates using Pass Transistors and Transmission Gates

**Group Number**: 2

### **Group Members**:

Thathapudi Sanjeev Paul Joel - 2020AAPS0120H Aditya Anirudh - 2020AAPS0373H

#### Schematics:

AND GATE using PTL:-



OR GATE using PTL:-



# XOR GATE using PTL:-



AND GATE using TGL:-



# OR GATE using TGL:-



# XOR GATE using TGL:-



## Waveforms:

# AND GATE using PTL:-



# OR GATE using PTL:-



# XOR GATE using PTL:-



AND GATE using TGL:-



# OR GATE using TGL:-



XOR GATE using TGL:-



## Observations:

## Voltage Swing -

## AND GATE using PTL:-



OR GATE using PTL:-



#### XOR GATE using PTL:-



## AND GATE using TGL:-



### OR GATE using TGL:-



#### XOR GATE using TGL:-



# Power dissipation -

### AND GATE using CMOS:-



## OR GATE using CMOS:-



## XOR GATE using CMOS:-



### AND GATE using PTL:-



### OR GATE using PTL:-



### XOR GATE using PTL:-



AND GATE using TGL:-



## OR GATE using TGL:-



## XOR GATE using TGL:-



### Delay -

### AND GATE using PTL:-

#### $t_{pHL}$ :



## $t_{pLH}$ :



### OR GATE using PTL:-

 $t_{pHL}$ :





## XOR GATE using PTL:-

 $t_{pHL}$ :





AND GATE using TGL:- *tpHL*:





#### OR GATE using TGL:-

 $t_{\text{pHL}}$ :





### XOR GATE using TGL:-

 $t_{pHL}$ :





#### **Metrics Measured**:

All these metrics are measured for a load capacitance = 1 pF.

| GATE       | Voltage<br>Swing | Power<br>Dissipated | t <sub>worst</sub> |
|------------|------------------|---------------------|--------------------|
| AND (CMOS) | 1.8 V            | 1.696 μW            | 2.146 ns           |
| AND (PTL)  | 1.233 V          | 695.5 nW            | 881 ps             |
| AND (TGL)  | 1.8 V            | 1.020 μW            | 1.014 ns           |
| OR (CMOS)  | 1.8 V            | 852.8 nW            | 2.099 ns           |
| OR (PTL)   | 1.256 V          | 630.7 nW            | 1.071 ns           |
| OR (TGL)   | 1.805 V          | 860.3 nW            | 980.4 ps           |
| XOR (CMOS) | 1.8 V            | 2.546 μW            | 4.105 ns           |
| XOR (PTL)  | 1.245 V          | 659 nW              | 928 ps             |
| XOR (TGL)  | 1.804 V          | 895.2 nW            | 1.011 ns           |

#### Inferences:

- 1. When the same gate is constructed once using pass transistors and then using transmission gates, the delay involved in transmission gate logic is larger because more transistors are present (as compared to PTL) leading to larger resistance in the RC network. Also, the power dissipation is larger for transmission gate logic style because of similar reasons.
- 2. Voltage swing in Pass Transistor logic is reduced while in transmission gate style, we still obtain a rail-to-rail swing. This is because in pass transistors we use only NMOS transistors which are weak at passing a 1-logic level. That is, they can pass a

maximum voltage of ' $V_{DD}$  -  $V_{T,n}$ '. While by connecting NMOS (strong passer of '0') and PMOS (strong passer of '1'), we can get a rail-to-rail swing in transmission gates.

3. The power dissipation and the delay is the largest in CMOS circuits because of the large number of PMOS and NMOS transistors involved in building the logic network.

#### Conclusion:

In this experiment, we learnt how to design AND, OR, and XOR Gates using Pass Transistor and Transmission GATE Logic Styles. We also learnt how to measure the power dissipation in a circuit using transient analyses in Cadence. Finally, we drew some observations regarding the different design metrics such as power dissipation, delay, voltage swing, etc., in these different logic styles.